Search Options

Results per page
Sort
Preferred Languages
Advance

Results 1 - 4 of 4 for DIVHW (0.12 sec)

  1. src/cmd/internal/obj/arm/anames.go

    	"DIVF",
    	"DIVD",
    	"SQRTF",
    	"SQRTD",
    	"ABSF",
    	"ABSD",
    	"NEGF",
    	"NEGD",
    	"SRL",
    	"SRA",
    	"SLL",
    	"MULU",
    	"DIVU",
    	"MUL",
    	"MMUL",
    	"DIV",
    	"MOD",
    	"MODU",
    	"DIVHW",
    	"DIVUHW",
    	"MOVB",
    	"MOVBS",
    	"MOVBU",
    	"MOVH",
    	"MOVHS",
    	"MOVHU",
    	"MOVW",
    	"MOVM",
    	"SWPBU",
    	"SWPW",
    	"RFE",
    	"SWI",
    	"MULA",
    	"MULS",
    	"MMULA",
    	"MMULS",
    Registered: Wed Jun 12 16:32:35 UTC 2024
    - Last Modified: Wed Oct 16 15:58:33 UTC 2019
    - 1.4K bytes
    - Viewed (0)
  2. src/cmd/asm/internal/asm/testdata/armerror.s

    	MOVHS.U	R1, R2             // ERROR "invalid .U suffix"
    	MUL.P	R0, R1, R2         // ERROR "invalid .P suffix"
    	MULU.W	R1, R2             // ERROR "invalid .W suffix"
    	DIVHW.S	R0, R1, R2         // ERROR "invalid .S suffix"
    	DIVHW.W	R1, R2             // ERROR "invalid .W suffix"
    	MULL.W	R2, R0, (R5, R8)   // ERROR "invalid .W suffix"
    	MULLU.U	R2, R0, (R5, R8)   // ERROR "invalid .U suffix"
    Registered: Wed Jun 12 16:32:35 UTC 2024
    - Last Modified: Fri Nov 03 14:06:21 UTC 2017
    - 14.4K bytes
    - Viewed (0)
  3. src/cmd/asm/internal/asm/testdata/arm.s

    	XTAHU	R5@>8, R9, R1        // 7514f9e6
    	XTAHU	R5@>16, R9, R1       // 7518f9e6
    	XTAHU	R5@>24, R9, R1       // 751cf9e6
    
    // DIVHW R0, R1, R2: R1 / R0 -> R2
    	DIVHW	R0, R1, R2           // 11f012e7
    	DIVUHW	R0, R1, R2           // 11f032e7
    // DIVHW R0, R1: R1 / R0 -> R1
    	DIVHW	R0, R1               // 11f011e7
    	DIVUHW	R0, R1               // 11f031e7
    
    // misc
    	CLZ	R1, R2         // 112f6fe1
    Registered: Wed Jun 12 16:32:35 UTC 2024
    - Last Modified: Fri Dec 15 20:51:01 UTC 2023
    - 69K bytes
    - Viewed (0)
  4. src/cmd/internal/obj/arm/asm5.go

    		o1 |= (uint32(p.To.Reg) & 15) << 16
    		o1 |= (uint32(p.From.Reg) & 15) << 8
    		o1 |= (uint32(p.Reg) & 15) << 0
    		o1 |= uint32((p.To.Offset & 15) << 12)
    
    	case 105: /* divhw r,[r,]r */
    		o1 = c.oprrr(p, p.As, int(p.Scond))
    		rf := int(p.From.Reg)
    		rt := int(p.To.Reg)
    		r := int(p.Reg)
    		if r == 0 {
    			r = rt
    		}
    Registered: Wed Jun 12 16:32:35 UTC 2024
    - Last Modified: Fri Dec 15 20:51:01 UTC 2023
    - 79.4K bytes
    - Viewed (0)
Back to top