Search Options

Results per page
Sort
Preferred Languages
Advance

Results 1 - 5 of 5 for D1 (0.11 sec)

  1. src/cmd/asm/internal/asm/testdata/arm64enc.s

    	VLD1 (R24), [V18.D1, V19.D1, V20.D1]                        // 126f400c
    	VLD1 (R29), [V14.D1, V15.D1, V16.D1, V17.D1]                // ae2f400c
    	VLD1.P 16(R23), [V1.B16]                                    // e172df4c
    	VLD1.P (R6)(R11), [V31.D1]                                  // df7ccb0c
    	VLD1.P 16(R7), [V31.D1, V0.D1]                              // ffacdf0c
    Others
    - Registered: Tue Apr 30 11:13:12 GMT 2024
    - Last Modified: Mon Jul 24 01:11:41 GMT 2023
    - 43.9K bytes
    - Viewed (1)
  2. src/archive/zip/reader_test.go

    00000d0 3d f8 a7 60 24 61 c5 ef ae 9e c8 6c 6d 4e 69 c8
    00000e0 67 65 34 f8 37 76 2d 76 5c 54 f3 95 65 49 c7 0f
    00000f0 18 71 4b 7e 5b 6a d1 79 47 61 41 b0 4e 2a 74 45
    0000100 43 58 12 b2 5a a5 c6 7d 68 55 88 d4 98 75 18 6d
    0000110 08 d1 1f 8f 5a 9e 96 ee 45 cf a4 84 4e 4b e8 50
    0000120 a7 13 d9 06 de 52 81 97 36 b2 d7 b8 fc 2b 5f 55
    0000130 23 1f 32 59 cf 30 27 fb e2 8a b9 de 45 dd 63 9c
    Go
    - Registered: Tue Apr 30 11:13:12 GMT 2024
    - Last Modified: Wed Mar 27 18:23:49 GMT 2024
    - 55.3K bytes
    - Viewed (0)
  3. src/cmd/asm/internal/asm/testdata/arm64error.s

    	VREV64	V1.H4, V2.H8                                     // ERROR "invalid arrangement"
    	VREV64	V1.D1, V2.D1                                     // ERROR "invalid arrangement"
    	VREV16	V1.D1, V2.D1                                     // ERROR "invalid arrangement"
    	VREV16	V1.B8, V2.B16                                    // ERROR "invalid arrangement"
    Others
    - Registered: Tue Apr 30 11:13:12 GMT 2024
    - Last Modified: Fri Dec 08 03:28:17 GMT 2023
    - 37.8K bytes
    - Viewed (0)
  4. src/cmd/asm/internal/arch/arm64.go

    		case "S4":
    			if isIndex {
    				return errors.New("invalid register extension")
    			}
    			a.Reg = arm64.REG_ARNG + (reg & 31) + ((arm64.ARNG_4S & 15) << 5)
    		case "D1":
    			if isIndex {
    				return errors.New("invalid register extension")
    			}
    			a.Reg = arm64.REG_ARNG + (reg & 31) + ((arm64.ARNG_1D & 15) << 5)
    		case "D2":
    			if isIndex {
    Go
    - Registered: Tue Apr 30 11:13:12 GMT 2024
    - Last Modified: Thu Sep 29 09:04:58 GMT 2022
    - 10.4K bytes
    - Viewed (0)
  5. src/cmd/asm/internal/asm/testdata/arm64.s

    	SHA512SU0	V9.D2, V8.D2            // 2881c0ce
    	SHA512SU1	V7.D2, V6.D2, V5.D2     // c58867ce
    	VRAX1	V26.D2, V29.D2, V30.D2          // be8f7ace
    	VXAR	$63, V27.D2, V21.D2, V26.D2     // bafe9bce
    	VPMULL	V2.D1, V1.D1, V3.Q1             // 23e0e20e
    	VPMULL2	V2.D2, V1.D2, V4.Q1             // 24e0e24e
    	VPMULL	V2.B8, V1.B8, V3.H8             // 23e0220e
    	VPMULL2	V2.B16, V1.B16, V4.H8           // 24e0224e
    Others
    - Registered: Tue Apr 30 11:13:12 GMT 2024
    - Last Modified: Fri Dec 08 03:28:17 GMT 2023
    - 94.9K bytes
    - Viewed (0)
Back to top