Search Options

Results per page
Sort
Preferred Languages
Advance

Results 11 - 12 of 12 for V31 (0.03 sec)

  1. src/cmd/asm/internal/asm/testdata/ppc64.s

    	MFVSRD VS1, R3                  // 7c230066
    	MTFPRD R3, F0                   // 7c030166
    	MFVRD V0, R3                    // 7c030067
    	MFVSRLD VS63,R4                 // 7fe40267
    	MFVSRLD V31,R4                  // 7fe40267
    	MFVSRWZ VS33,R4                 // 7c2400e7
    	MFVSRWZ V1,R4                   // 7c2400e7
    	MTVSRD R3, VS1                  // 7c230166
    	MTVSRDD R3, R4, VS1             // 7c232366
    Registered: Tue Nov 05 11:13:11 UTC 2024
    - Last Modified: Tue Oct 29 13:14:38 UTC 2024
    - 51K bytes
    - Viewed (0)
  2. src/cmd/asm/internal/asm/parse.go

    // registers in []. There may be comma-separated ranges or individual
    // registers, as in [R1,R3-R5] or [V1.S4, V2.S4, V3.S4, V4.S4].
    // For ARM, only R0 through R15 may appear.
    // For ARM64, V0 through V31 with arrangement may appear.
    //
    // For 386/AMD64 register list specifies 4VNNIW-style multi-source operand.
    // For range of 4 elements, Intel manual uses "+3" notation, for example:
    //
    Registered: Tue Nov 05 11:13:11 UTC 2024
    - Last Modified: Wed Sep 04 18:16:59 UTC 2024
    - 36.9K bytes
    - Viewed (0)
Back to top