- Sort Score
- Result 10 results
- Languages All
Results 1 - 4 of 4 for X8 (0.03 sec)
-
src/cmd/asm/internal/asm/testdata/riscv64.s
CANDI $31, X10 // 7d89 // 26.5.3: Compressed Integer Register-Register Operations CMV X6, X5 // 9a82 CADD X9, X8 // 2694 CAND X9, X8 // 658c COR X9, X8 // 458c CXOR X9, X8 // 258c CSUB X9, X8 // 058c CADDW X9, X8 // 259c CSUBW X9, X8 // 059c // 26.5.5: Compressed NOP Instruction CNOP // 0100 // 26.5.6: Compressed Breakpoint Instruction
Registered: Tue Dec 30 11:13:12 UTC 2025 - Last Modified: Thu Nov 13 12:17:37 UTC 2025 - 73.7K bytes - Viewed (0) -
lib/fips140/v1.1.0-rc1.zip
ivlo+32(FP), SI MOVQ ivhi+40(FP), DI MOVOU bswapMask<>+0(SB), X0 MOVQ SI, X1 PINSRQ $0x01, DI, X1 MOVAPS X1, X8 PSHUFB X0, X1 MOVQ SI, R8 ADDQ $0x07, R8 JC ctr8_slow XORQ R8, R8 INCQ R8 PXOR X9, X9 PINSRQ $0x00, R8, X9 PADDQ X9, X8 MOVAPS X8, X2 PADDQ X9, X8 MOVAPS X8, X3 PADDQ X9, X8 MOVAPS X8, X4 PADDQ X9, X8 MOVAPS X8, X5 PADDQ X9, X8 MOVAPS X8, X6 PADDQ X9, X8 MOVAPS X8, X7 PADDQ X9, X8 MOVAPS X8, X8 JMP ctr8_done ctr8_slow: ADDQ $0x01, SI ADCQ $0x00, DI MOVQ SI, X2 PINSRQ $0x01, DI, X2 ADDQ $0x01, SI...
Registered: Tue Dec 30 11:13:12 UTC 2025 - Last Modified: Thu Dec 11 16:27:41 UTC 2025 - 663K bytes - Viewed (0) -
src/cmd/asm/internal/asm/testdata/riscv64validation.s
CMV F1, X5 // ERROR "expected integer register in rs2" CMV X5, F1 // ERROR "expected integer register in rd" CADD X5, X6, X7 // ERROR "rd must be the same as rs1" CADD X0, X8 // ERROR "cannot use register X0 in rs2" CADD X8, X0 // ERROR "cannot use register X0 in rd" CAND X10, X11, X12 // ERROR "rd must be the same as rs1" CAND X5, X11 // ERROR "expected integer prime register in rs2"
Registered: Tue Dec 30 11:13:12 UTC 2025 - Last Modified: Thu Nov 13 12:17:37 UTC 2025 - 42.1K bytes - Viewed (0) -
src/cmd/asm/internal/asm/testdata/loong64enc1.s
VMOVQ V10.HU[2], R6 // 46c9f372 VMOVQ V11.WU[2], R7 // 67e9f372 VMOVQ V31.VU[1], R8 // e8f7f372 XVMOVQ X1.W[2], R7 // 27c8ef76 XVMOVQ X6.V[2], R8 // c8e8ef76 XVMOVQ X8.WU[2], R7 // 07c9f376 XVMOVQ X31.VU[2], R8 // e8ebf376 // Move general-purpose register to a vector element: VMOVQ Rn, <Vd>.<T>[index] VMOVQ R4, V2.B[0] // 8280eb72 VMOVQ R4, V3.B[1] // 8384eb72
Registered: Tue Dec 30 11:13:12 UTC 2025 - Last Modified: Thu Nov 27 00:46:52 UTC 2025 - 44.5K bytes - Viewed (0)