Search Options

Results per page
Sort
Preferred Languages
Advance

Results 1 - 4 of 4 for F11 (0.03 sec)

  1. src/cmd/asm/internal/asm/testdata/riscv64validation.s

    	CFLD	32(X10), X11				// ERROR "expected float prime register in rd position"
    	CFLD	32(X5), F11				// ERROR "expected integer prime register in rs1 position"
    	CFLD	-1(X10), F11				// ERROR "must be in range [0, 255]"
    	CFLD	34(X10), F11				// ERROR "must be a multiple of 8"
    	CFLD	256(X10), F11				// ERROR "must be in range [0, 255]"
    	CSW	F11, 20(X10)				// ERROR "expected integer prime register in rs2 position"
    Registered: Tue Dec 30 11:13:12 UTC 2025
    - Last Modified: Thu Nov 13 12:17:37 UTC 2025
    - 42.1K bytes
    - Viewed (0)
  2. src/cmd/asm/internal/asm/testdata/loong64enc1.s

    	FMADDF	F2, F14, F9, F16	// 30391108
    	FMADDD	F11, F20, F23, F12	// ecd22508
    	FMSUBF	F3, F11, F31, F22	// f6af5108
    	FMSUBD	F13, F30, F9, F15	// 2ff96608
    	FNMADDF	F27, F11, F5, F21	// b5ac9d08
    	FNMADDD	F29, F14, F27, F6	// 66bbae08
    	FNMSUBF	F17, F8, F12, F8	// 88a1d808
    	FNMSUBD	F29, F21, F3, F17	// 71d4ee08
    	FMADDF	F2, F14, F9		// 29391108
    	FMADDD	F11, F20, F23		// f7d22508
    	FMSUBF	F3, F11, F31		// ffaf5108
    Registered: Tue Dec 30 11:13:12 UTC 2025
    - Last Modified: Thu Nov 27 00:46:52 UTC 2025
    - 44.5K bytes
    - Viewed (0)
  3. src/cmd/asm/internal/asm/testdata/arm64.s

    	FMOVD	F1, 1(R2) // 411000fc
    	FMOVD	F1, 8(R2) // 410400fd
    	FMOVD	F20, (R2) // 540000fd
    	FMOVQ	F0, 32(R5)// a008803d
    	FMOVQ	F10, 65520(R10) // 4afdbf3d
    	FMOVQ	F11, 64(RSP)    // eb13803d
    	FMOVQ	F11, 8(R20)     // 8b82803c
    	FMOVQ	F11, 4(R20)     // 8b42803c
    
    	MOVB	1(R1), R2 // 22048039
    	MOVH	1(R1), R2 // 22108078
    	MOVH	2(R1), R2 // 22048079
    	MOVW	1(R1), R2 // 221080b8
    	MOVW	4(R1), R2 // 220480b9
    Registered: Tue Dec 30 11:13:12 UTC 2025
    - Last Modified: Mon Nov 10 17:34:13 UTC 2025
    - 96.1K bytes
    - Viewed (0)
  4. src/cmd/asm/internal/asm/testdata/riscv64.s

    	CFSDSP	F10, 32(SP)				// 2ab0
    
    	// 26.3.2: Compressed Register-Based Loads and Stores
    	CLW	20(X10), X11				// 4c49
    	CLD	24(X10), X11				// 0c6d
    	CFLD	32(X10), F11				// 0c31
    	CSW	X11, 20(X10)				// 4cc9
    	CSD	X11, 24(X10)				// 0ced
    	CFSD	F11, 32(X10)				// 0cb1
    
    	// 26.4: Compressed Control Transfer Instructions
    	CJ	1(PC)					// 09a0
    	CJR	X5					// 8282
    	CJALR	X5					// 8292
    	CBEQZ	X10, 1(PC)				// 09c1
    Registered: Tue Dec 30 11:13:12 UTC 2025
    - Last Modified: Thu Nov 13 12:17:37 UTC 2025
    - 73.7K bytes
    - Viewed (0)
Back to top